### PRESS RELEASE

Sources: Tokyo Institute of Technology

For immediate release: February 19, 2019

Subject line: An ultra-low-power frequency synthesizer targeted for IoT devices: Digital PLL achieves a power consumption of 0.265 mW

(Tokyo, February 19 2019) Scientists at Tokyo Institute of Technology have developed an advanced <u>phase-locked loop</u><sup>1</sup> (PLL) frequency synthesizer that can drastically cut power consumption. This digital PLL could be an attractive building block for Bluetooth Low Energy (BLE) and other wireless technologies to support a wide range of Internet of Things (IoT) applications.

As a key building block of wireless communication systems, frequency synthesizers need to satisfy demanding requirements. Although analog PLL frequency synthesizers have been the standard for many years, engineers in the IoT industry are increasingly turning their attention to so-called digital PLLs (DPLLs) to achieve ultra-low power operation.

Kenichi Okada, associate professor at Tokyo Institute of Technology's Department of Electrical and Electronic Engineering and his group now report a <u>fractional-N DPLL<sup>2</sup></u> that achieves a power consumption of only 265 microwatts ( $\mu$ W), a figure that is less than half the lowest power consumption achieved to date (980  $\mu$ W). (Table 1)

The researchers found that overall power consumption could be greatly reduced by using an automatic feedback control system. "This automatic-switching feedback path consumes a power of 68  $\mu$ W, which leads to a power consumption of 265  $\mu$ W for the whole DPLL," Okada says.

The promising DPLL could go on to be used as a component for processors, memories and a vast new range of IoT devices that will be expected to be both cost-effective and eco-friendly by running on ultra-low power. Okada notes that early experiments show the DPLL could extend battery life by four times.

This paper is partially based on results obtained from a project commissioned by the New Energy and Industrial Technology Development Organization (NEDO).

This work is being presented in the Frequency Synthesizers session at the 2019 International Solid-State Circuits Conference (ISSCC), the world's leading annual forum on solid-state circuits and systems-on-a-chip.



# Figure 1. An image of the new digital PLL

The proposed fractional-N DPLL occupies an area of 0.25 mm<sup>2</sup> in 65-nanometer CMOS.

|                        | This Work   | ISSCC'17  | ISSCC'14  | ISSCC'18  |
|------------------------|-------------|-----------|-----------|-----------|
| Output Frequency (GHz) | 2.05 - 3.10 | 1.8 - 2.5 | 2.1 - 2.7 | 2.0 - 2.8 |
| Power (µW)             | 265         | 673       | 860       | 980       |
| FoM (dB)               | -236.8      | -235.8    | -236      | -245.6    |

## **Technical terms**

<sup>1</sup> <u>Phase-locked loop (PLL)</u>: A control system used as a basic component of many radio, wireless and telecommunication technologies. The present study draws on the ability of PLLs to generate a stable frequency at multiples of an input frequency.

<sup>2</sup> <u>Fractional-N DPLL</u>: An emerging class of digital PLLs that are of much interest as they can help improve phase noise.

#### References

| Authors:       | Liu, H. et al.                                                     |
|----------------|--------------------------------------------------------------------|
|                | Tokyo Institute of Technology, Japan                               |
| Session:       | Session 16: Frequency Synthesizers                                 |
| Session title: | A 265µW Fractional-N Digital PLL with Seamless Automatic Switching |
|                | Subsampling/Sampling Feedback Path and Duty-Cycled Frequency-      |
|                | Locked Loop in 65nm CMOS                                           |

## Conference: IEEE International Solid-State Circuits Conference (2019)

\*Corresponding author's email: <a href="mailto:okada@ee.e.titech.ac.jp">okada@ee.e.titech.ac.jp</a>

#### **Related links**

Tokyo Tech slashes power consumption in Bluetooth Low-Energy transceiver by more than half

Kenichi Okada - Wiring the world wirelessly

Okada Lab.

## Contact

Emiko Kawaguchi Public Relations Section, Tokyo Institute of Technology E-mail: <u>media@jim.titech.ac.jp</u> +81-3-5734-2975

## About Tokyo Institute of Technology

Tokyo Tech stands at the forefront of research and higher education as the leading university for science and technology in Japan. Tokyo Tech researchers excel in fields ranging from materials science to biology, computer science, and physics. Founded in 1881, Tokyo Tech hosts over 10,000 undergraduate and graduate students per year, who develop into scientific leaders and some of the most sought-after engineers in industry. Embodying the Japanese philosophy of "monotsukuri," meaning "technical ingenuity and innovation," the Tokyo Tech community strives to contribute to society through high-impact research. www.titech.ac.jp/english/